CUDA COMPILER DRIVER NVCC

v5.0 | October 2012

Reference Guide
CHANGES FROM PREVIOUS VERSION

- New support for separate compilation.
- Replaced Device Code Repositories with Using Separate Compilation in CUDA
# TABLE OF CONTENTS

Chapter 1. Introduction ........................................................................................................... 1
  1.1 Overview ......................................................................................................................... 1
    1.1.1 CUDA Programming Model .................................................................................. 1
    1.1.2 CUDA Sources ...................................................................................................... 1
    1.1.3 Purpose of NVCC ............................................................................................... 2
  1.2 Supported Host Compilers ......................................................................................... 2
  1.3 Supported Build Environments ................................................................................. 2

Chapter 2. Compilation Phases ............................................................................................. 4
  2.1 NVCC Identification Macro ....................................................................................... 4
  2.2 NVCC Phases ............................................................................................................. 4
  2.3 Supported Input File Suffixes ................................................................................... 4
  2.4 Supported Phases ..................................................................................................... 5
  2.5 Supported Phase Combinations .............................................................................. 6
  2.6 Keeping Intermediate Phase Files .......................................................................... 7
  2.7 Cleaning Up Generated Files ............................................................................... 7
  2.8 Use of Platform Compiler .................................................................................... 7
    2.8.1 Proper Compiler Installations ...................................................................... 8
    2.8.2 Non Proper Compiler Installations .......................................................... 8
  2.9 nvcc.profile ........................................................................................................... 8
    2.9.1 Syntax ........................................................................................................ 8
    2.9.2 Environment Variable Expansion .............................................................. 9
    2.9.3 HERE_, _SPACE_ ...................................................................................... 9
    2.9.4 Variables Interpreted by NVCC Itself .................................................... 9
    2.9.5 Example of profile .................................................................................. 10

Chapter 3. NVCC Command Options ................................................................................... 11
  3.1 Command Option Types and Notation .................................................................... 11
  3.2 Command Option Description .............................................................................. 12
    3.2.1 Options for Specifying the Compilation Phase ........................................ 12
    3.2.2 File and Path Specifications ....................................................................... 13
    3.2.3 Options for Altering Compiler/Linker Behavior .................................... 14
    3.2.4 Options for Passing Specific Phase Options ........................................ 14
    3.2.5 Options for Guiding the Compiler Driver ............................................. 15
    3.2.6 Options for Steering CUDA Compilation ........................................... 16
    3.2.7 Options for Steering GPU Code Generation ......................................... 16
    3.2.8 Generic Tool Options ............................................................................ 18
    3.2.9 Phase Options ....................................................................................... 18

Chapter 4. The CUDA Compilation Trajectory ..................................................................... 19
  4.1 Listing and Rerunning NVCC Steps ...................................................................... 19
  4.2 Full CUDA Compilation Trajectory .................................................................. 23
    4.2.1 Compilation Flow .................................................................................. 24
LIST OF FIGURES

Figure 1  Example of CUDA Source File................................................................. 3
Figure 2  CUDA Compilation from .cu to .cu.cpp.ii.................................................. 23
Chapter 1.
INTRODUCTION

1.1 Overview

1.1.1 CUDA Programming Model

The CUDA Toolkit targets a class of applications whose control part runs as a process on a general purpose computer (Linux, Windows), and which use one or more NVIDIA GPUs as coprocessors for accelerating SIMD parallel jobs. Such jobs are self-contained, in the sense that they can be executed and completed by a batch of GPU threads entirely without intervention by the host process, thereby gaining optimal benefit from the parallel graphics hardware.

Dispatching GPU jobs by the host process is supported by the CUDA Toolkit in the form of remote procedure calling. The GPU code is implemented as a collection of functions in a language that is essentially C, but with some annotations for distinguishing them from the host code, plus annotations for distinguishing different types of data memory that exists on the GPU. Such functions may have parameters, and they can be called using a syntax that is very similar to regular C function calling, but slightly extended for being able to specify the matrix of GPU threads that must execute the called function. During its life time, the host process may dispatch many parallel GPU tasks. See Figure 1 Example of CUDA Source File.

1.1.2 CUDA Sources

Hence, source files for CUDA applications consist of a mixture of conventional C++ host code, plus GPU device (i.e., GPU-) functions. The CUDA compilation trajectory separates the device functions from the host code, compiles the device functions using proprietary NVIDIA compilers/assemblers, compiles the host code using a general purpose C/C++ compiler that is available on the host platform, and afterwards embeds the compiled GPU functions as load images in the host object file. In the linking stage, specific CUDA runtime libraries are added for supporting remote SIMD procedure calling and for providing explicit GPU manipulation such as allocation of GPU memory buffers and host-GPU data transfer.
1.1.3 Purpose of NVCC

This compilation trajectory involves several splitting, compilation, preprocessing, and merging steps for each CUDA source file, and several of these steps are subtly different for different modes of CUDA compilation (such as compilation for device emulation, or the generation of device code repositories). It is the purpose of the CUDA compiler driver `nvcc` to hide the intricate details of CUDA compilation from developers. Additionally, instead of being a specific CUDA compilation driver, `nvcc` mimics the behavior of the GNU compiler `gcc`: it accepts a range of conventional compiler options, such as for defining macros and include/library paths, and for steering the compilation process. All non-CUDA compilation steps are forwarded to a general purpose C compiler that is supported by `nvcc`, and on Windows platforms, where this compiler is an instance of the Microsoft Visual Studio compiler, `nvcc` will translate its options into appropriate `cl` command syntax. This extended behavior plus `cl` option translation is intended for support of portable application build and make scripts across Linux and Windows platforms.

1.2 Supported Host Compilers

`nvcc` uses the following compilers for host code compilation:

On Linux platforms
- The GNU compiler, `gcc`

On Windows platforms
- The Microsoft Visual Studio compiler, `cl`

On both platforms, the compiler found on the current execution search path will be used, unless `nvcc` option `-compiler-bindir` is specified (see File and Path Specifications).

1.3 Supported Build Environments

`nvcc` can be used in the following build environments:

Linux
- Any shell

Windows
- DOS shell

Windows
- CygWin shells, use `nvcc`'s drive prefix options (see Options for Guiding the Compiler Driver).

Windows:
- MinGW shells, use `nvcc`'s drive prefix options (see Options for Guiding the Compiler Driver).
Although a variety of POSIX style shells is supported on Windows, `nvcc` will still assume the Microsoft Visual Studio compiler for host compilation. Use of `gcc` is not supported on Windows.

```c
#define ACOS_TESTS      (5)
#define ACOS_THREAD_CNT (128)
#define ACOS_CTA_CNT    (96)

struct acosParams {
    float *arg;
    float *res;
    int n;
};

__global__ void acos_main (struct acosParams parms)
{
    int i;
    int totalThreads = blockDim.x * blockDim.x;
    int ctaStart = blockDim.x * blockIdx.x;
    for (i = ctaStart + threadIdx.x; i < parms.n; i += totalThreads) {
        parms.res[i] = acosf(parms.arg[i]);
    }
}

int main (int argc, char *argv[])
{
    volatile float acosRef;
    float* acosRes = 0;
    float* acosArg = 0;
    float* arg = 0;
    float* res = 0;
    float t;
    struct acosParams funcParams;
    int errors;
    int i;
    cudaMalloc ((void **)&acosArg, ACOS_TESTS * sizeof(float));
    cudaMalloc ((void **)&acosRes, ACOS_TESTS * sizeof(float));
    arg = (float *) malloc (ACOS_TESTS * sizeof(arg[0]));
    res = (float *) malloc (ACOS_TESTS * sizeof(res[0]));
    cudaMemcpy (acosArg, arg, ACOS_TESTS * sizeof(arg[0]), cudaMemcpyHostToDevice);
    funcParams.res = acosRes;
    funcParams.arg = acosArg;
    funcParams.n = opts.n;
    acos_main<<<ACOS_CTA_CNT,ACOS_THREAD_CNT>>>(funcParams);
    cudaMemcpy (res, acosRes, ACOS_TESTS * sizeof(res[0]), cudaMemcpyDeviceToHost);
}
```

Figure 1  Example of CUDA Source File
Chapter 2.
COMPILATION PHASES

2.1 NVCC Identification Macro

`nvcc` predefines the macro `__NVCC__`. This macro can be used in C/C++/CUDA source files to test whether they are currently being compiled by `nvcc`. In addition, `nvcc` predefines the macro `__CUDACC__`, which can be used in source files to test whether they are being treated as CUDA source files. The `__CUDACC__` macro can be particularly useful when writing header files.

2.2 NVCC Phases

A compilation phase is the logical translation step that can be selected by command line options to `nvcc`. A single compilation phase can still be broken up by `nvcc` into smaller steps, but these smaller steps are just implementations of the phase: they depend on seemingly arbitrary capabilities of the internal tools that `nvcc` uses, and all of these internals may change with a new release of the CUDA Toolkit. Hence, only compilation phases are stable across releases, and although `nvcc` provides options to display the compilation steps that it executes, these are for debugging purposes only and must not be copied and used into build scripts.

`nvcc` phases are selected by a combination of command line options and input file name suffixes, and the execution of these phases may be modified by other command line options. In phase selection, the input file suffix defines the phase input, while the command line option defines the required output of the phase.

The following paragraphs will list the recognized file name suffixes and the supported compilation phases. A full explanation of the `nvcc` command line options can be found in the next chapter.

2.3 Supported Input File Suffixes

The following table defines how `nvcc` interprets its input files:
Compilation Phases

<table>
<thead>
<tr>
<th>Extension</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>.cu</td>
<td>CUDA source file, containing host code and device functions</td>
</tr>
<tr>
<td>.cup</td>
<td>Preprocessed CUDA source file, containing host code and device functions</td>
</tr>
<tr>
<td>.c</td>
<td>C source file</td>
</tr>
<tr>
<td>.cc, .cxx, .cpp</td>
<td>C++ source file</td>
</tr>
<tr>
<td>.gpu</td>
<td>GPU intermediate file (see Figure 2 CUDA Compilation from .cu to .cu.cpp.ii)</td>
</tr>
<tr>
<td>.ptx</td>
<td>PTX intermediate assembly file (see Figure 2 CUDA Compilation from .cu to .cu.cpp.ii)</td>
</tr>
<tr>
<td>.o, .obj</td>
<td>Object file</td>
</tr>
<tr>
<td>.a, .lib</td>
<td>Library file</td>
</tr>
<tr>
<td>.res</td>
<td>Resource file</td>
</tr>
<tr>
<td>.so</td>
<td>Shared object file</td>
</tr>
</tbody>
</table>

Notes:
- `nvcc` does not make any distinction between object, library or resource files. It just passes files of these types to the linker when the linking phase is executed.
- `nvcc` deviates from gcc behavior with respect to files whose suffixes are unknown (i.e., that do not occur in the above table): instead of assuming that these files must be linker input, `nvcc` will generate an error.

### 2.4 Supported Phases

The following table specifies the supported compilation phases, plus the option to `nvcc` that enables execution of this phase. It also lists the default name of the output file generated by this phase, which will take effect when no explicit output file name is specified using option `-o`:

<table>
<thead>
<tr>
<th>Phase</th>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CUDA compilation to C/C++ source file</td>
<td>-cuda</td>
<td>.cpp.ii appended to source file name, as in x.cu.cpp.ii. This output file can be compiled by the host compiler that was used by <code>nvcc</code> to preprocess the .cu file</td>
</tr>
<tr>
<td>C/C++ preprocessing</td>
<td>-E</td>
<td>&lt; result on standard output &gt;</td>
</tr>
<tr>
<td>C/C++ compilation to object file</td>
<td>-c</td>
<td>Source file name with suffix replaced by o on Linux, or obj on Windows</td>
</tr>
</tbody>
</table>
### Compilation Phases

<table>
<thead>
<tr>
<th>Phase Description</th>
<th>Option</th>
<th>Output Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cubin generation from CUDA source files</td>
<td>-cubin</td>
<td>Source file name with suffix replaced by cubin</td>
</tr>
<tr>
<td>Cubin generation from .gpu intermediate files</td>
<td>-cubin</td>
<td>Source file name with suffix replaced by cubin</td>
</tr>
<tr>
<td>Cubin generation from ptx intermediate files</td>
<td>-cubin</td>
<td>Source file name with suffix replaced by cubin</td>
</tr>
<tr>
<td>PTX generation from CUDA source files</td>
<td>-ptx</td>
<td>Source file name with suffix replaced by ptx</td>
</tr>
<tr>
<td>PTX generation from .gpu intermediate files</td>
<td>-ptx</td>
<td>Source file name with suffix replaced by ptx</td>
</tr>
<tr>
<td>Fatbin generation from source, ptx or cubin files</td>
<td>-fatbin</td>
<td>Source file name with suffix replaced by fatbin</td>
</tr>
<tr>
<td>GPU generation from CUDA source files</td>
<td>-gpu</td>
<td>Source file name with suffix replaced by gpu</td>
</tr>
<tr>
<td>Linking an executable, or dll</td>
<td>-lib</td>
<td>a.out on Linux, or a.exe on Windows</td>
</tr>
<tr>
<td>Constructing an object file archive, or library</td>
<td>-M</td>
<td>a.a on Linux, or a.lib on Windows</td>
</tr>
<tr>
<td>make dependency generation</td>
<td>-M</td>
<td>&lt; result on standard output &gt;</td>
</tr>
<tr>
<td>Running an executable</td>
<td>-run</td>
<td>-</td>
</tr>
</tbody>
</table>

### Notes:

- The last phase in this list is more of a convenience phase. It allows running the compiled and linked executable without having to explicitly set the library path to the CUDA dynamic libraries. Running using `nvcc` will automatically set the environment variables that are specified in `nvcc.profile` (see Environment Variable Expansion) prior to starting the executable.

- Files with extension `.cup` are assumed to be the result of preprocessing CUDA source files, by `nvcc` commands as `nvcc -E x.cu -o x.cup`, or `nvcc -E x.cu > x.cup`. Similar to regular compiler distributions, such as Microsoft Visual Studio or `gcc`, preprocessed source files are the best format to include in compiler bug reports. They are most likely to contain all information necessary for reproducing the bug.

### 2.5 Supported Phase Combinations

The following phase combinations are supported by `nvcc`:
CUDA compilation to object file. This is a combination of CUDA Compilation and C compilation, and invoked by option `-c`.

- Preprocessing is usually implicitly performed as first step in compilation phases
- Unless a phase option is specified, `nvcc` will compile and link all its input files
- When `-lib` is specified, `nvcc` will compile all its input files, and store the resulting object files into the specified archive/library.

2.6 Keeping Intermediate Phase Files

`nvcc` will store intermediate results by default into temporary files that are deleted immediately before `nvcc` completes. The location of the temporary file directories that are used are, depending on the current platform, as follows:

**Windows temp directory**
- Value of environment variable `TEMP`, or `c:\Windows\temp`

**Linux temp directory**
- `/tmp`

Options `-keep` or `-save-temps` (these options are equivalent) will instead store these intermediate files in the current directory, with names as described in Supported Phases.

2.7 Cleaning Up Generated Files

All files generated by a particular `nvcc` command can be cleaned up by repeating the command, but with additional option `-clean`. This option is particularly useful after using `-keep`, because the keep option usually leaves quite an amount of intermediate files around.

Because using `-clean` will remove exactly what the original `nvcc` command created, it is important to exactly repeat all of the options in the original command. For instance, in the following example, omitting `-keep`, or adding `-c` will have different cleanup effects.

```
nvcc acos.cu -keep
nvcc acos.cu -keep -clean
```

2.8 Use of Platform Compiler

A general purpose C compiler is needed by `nvcc` in the following situations:

- During non-CUDA phases (except the run phase), because these phases will be forwarded by `nvcc` to this compiler
- During CUDA phases, for several preprocessing stages (see also The CUDA Compilation Trajectory).

On Linux platforms, the compiler is assumed to be `gcc`, or `g++` for linking. On Windows platforms, the compiler is assumed to be `cl`. The compiler executables are expected to be in the current executable search path, unless option `--compiler-bindir` is specified,
in which case the value of this option must be the name of the directory in which these compiler executables reside.

### 2.8.1 Proper Compiler Installations

On both Linux and Windows, properly installed compilers have some form of *internal knowledge* that enables them to locate system include files, system libraries and dlls, include files and libraries related the compiler installation itself, and include files and libraries that implement *libc* and *libc++*.

A properly installed *gcc* compiler has this knowledge built in, while a properly installed Microsoft Visual Studio compiler has this knowledge available in a batch script *vsvars.bat*, at a known place in its installation tree. This script must be executed prior to running the *cl* compiler, in order to place the correct settings into specific environment variables that the *cl* compiler recognizes.

On Windows platforms, *nvcc* will locate *vsvars.bat* via the specified *--compiler-bindir* and execute it so that these environment variables become available.

On Linux platforms, *nvcc* will always assume that the compiler is properly installed.

### 2.8.2 Non Proper Compiler Installations

The platform compiler can still be *improperly* used, but in this case the user of *nvcc* is responsible for explicitly providing the correct include and library paths on the *nvcc* command line. Especially using *gcc* compilers, this requires intimate knowledge of *gcc* and Linux system issues, and these may vary over different *gcc* distributions. Therefore, this practice is not recommended.

### 2.9 nvcc.profile

*nvcc* expects a configuration file *nvcc.profile* in the directory where the *nvcc* executable itself resides. This profile contains a sequence of assignments to environment variables which are necessary for correct execution of executables that *nvcc* invokes. Typical is extending the variables *PATH*, *LD_LIBRARY_PATH* with the bin and lib directories in the CUDA Toolkit installation.

The single purpose of *nvcc.profile* is to define the directory structure of the CUDA release tree to *nvcc*. It is not intended as a configuration file for *nvcc* users.

#### 2.9.1 Syntax

Lines containing all spaces, or lines that start with zero or more spaces followed by a # character are considered comment lines. All other lines in *nvcc.profile* must have settings of either of the following forms:

- `name = <text>`
- `name ?= <text>`
- `name += <text>`
- `name =+ <text>`
Each of these three forms will cause an assignment to environment variable name: the specified text string will be macro-expanded (see Environment Variable Expansion) and assigned (=), or conditionally assigned (?=), or prepended (+=), or appended (+=)

2.9.2 Environment Variable Expansion

The assigned text strings may refer to the current value of environment variables by either of the following syntax:

\$name\$
  DOS style
$ (name)$
  make style

2.9.3 HERE_, _SPACE_

Prior to evaluating nvcc.profile, nvcc defines _HERE_ to be directory path in which the profile file was found. Depending on how nvcc was invoked, this may be an absolute path or a relative path.

Similarly, nvcc will assign a single space string to _SPACE_. This variable can be used to enforce separation in profile lines such as:

\n
INCLUDES += -I../common $(_SPACE_)

Omitting the _SPACE_ could cause glueing effects such as -I../common-Iapps with previous values of INCLUDES.

2.9.4 Variables Interpreted by NVCC Itself

The following variables are used by nvcc itself:

<table>
<thead>
<tr>
<th>Variable</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>compiler-bindir</td>
<td>The default value of the directory in which the host compiler resides (see Supported Host Compilers). This value can still be overridden by command line option --compiler-bindir</td>
</tr>
<tr>
<td>INCLUDES</td>
<td>This string extends the value of nvcc command option -Xcompiler. It is intended for defining additional include paths. It is in actual compiler option syntax, i.e., gcc syntax on Linux and cl syntax on Windows.</td>
</tr>
<tr>
<td>LIBRARIES</td>
<td>This string extends the value of nvcc command option -Xlinker. It is intended for defining additional libraries and library search paths. It is in actual compiler option syntax, i.e., gcc syntax on Linux and cl syntax on Windows.</td>
</tr>
<tr>
<td>PTXAS_FLAGS</td>
<td>This string extends the value of nvcc command option -Xptxas. It is intended for passing optimization options to the CUDA internal tool ptxas.</td>
</tr>
</tbody>
</table>
This string extends the value of `nvcc` command line option --Xopencc. It is intended to pass optimization options to the CUDA internal tool `nvopencc`.

2.9.5 Example of profile

```plaintext
# nvcc and nvcc.profile are in the bin directory of the
cuda installation tree. Hence, this installation tree
# is 'one up':
#
# TOP = ${HERE}/..
#
# Define the cuda include directories:
#
# INCLUDES += -I$(TOP)/include -I$(TOP)/include/cudart ${SPACE}_
#
# Extend dll search path to find cudart.dll and cuda.dll
# and add these two libraries to the link line
#
# PATH += $(TOP)/lib;
LIBRARIES += ${SPACE}_ -L$(TOP)/lib -lcuda -lcudart
#
# Extend the executable search path to find the
# cuda internal tools:
#
# PATH += $(TOP)/open64/bin:$(TOP)/bin:
#
# Location of Microsoft Visual Studio compiler
#
# compiler-bindir = c:/mvs/bin
#
# No special optimization flags for device code compilation:
#
PTXAS_FLAGS +=
```

Chapter 3.
NVCC COMMAND OPTIONS

3.1 Command Option Types and Notation

nvcc recognizes three types of command options: boolean (flag-) options, single value options, and list (multivalued-) options.

Boolean options do not have an argument: they are either specified on a command line or not. Single value options must be specified at most once, and list (multivalued-) options may be repeated. Examples of each of these option types are, respectively: -v (switch to verbose mode), -o (specify output file), and -I (specify include path).

Single value options and list options must have arguments, which must follow the name of the option itself by either one of more spaces or an equals character. In some cases of compatibility with gcc (such as -I, -l, and -L), the value of the option may also immediately follow the option itself, without being separated by spaces. The individual values of multivalued options may be separated by commas in a single instance of the option, or the option may be repeated, or any combination of these two cases.

Hence, for the two sample options mentioned above that may take values, the following notations are legal:

- o file
  -o=file
  -Idir1,dir2 -I=dir3 -I dir4,dir5

The option type in the tables in the remainder of this section can be recognized as follows: boolean options do not have arguments specified in the first column, while the other two types do. List options can be recognized by the repeat indicator , . . . at the end of the argument.

Each option has a long name and a short name, which can be used interchangedly. These two variants are distinguished by the number of hyphens that must precede the option name: long names must be preceded by two hyphens, while short names must be preceded by a single hyphen. An example of this is the long alias of -I, which is --include-path.

Long options are intended for use in build scripts, where size of the option is less important than descriptive value. In contrast, short options are intended for interactive
use. For nvcc, this distinction may be of dubious value, because many of its options are well known compiler driver options, and the names of many other single-hyphen options were already chosen before nvcc was developed (and not especially short). However, the distinction is a useful convention, and the short options names may be shortened in future releases of the CUDA Toolkit.

Long options are described in the first columns of the options tables, and short options occupy the second columns.

### 3.2 Command Option Description

#### 3.2.1 Options for Specifying the Compilation Phase

Options of this category specify up to which stage the input files must be compiled.

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>--cuda</td>
<td>Compile all .cu input files to .cu.cpp.ii output.</td>
</tr>
<tr>
<td>--cubin</td>
<td>Compile all .cu/.gpu/.ptx input files to device-only .cubin files. This step discards the host code for each .cu input file.</td>
</tr>
<tr>
<td>--ptx</td>
<td>Compile all .cu/.gpu input files to device-only .ptx files. This step discards the host code for each .cu input file.</td>
</tr>
<tr>
<td>--gpu</td>
<td>Compile all .cu input files to device-only .gpu files. This step discards the host code for each .cu input file.</td>
</tr>
<tr>
<td>--fatbin</td>
<td>Compile all .cu/.gpu/.ptx/.cubin input files to device-only .fatbin files. This step discards the host code for each .cu input file.</td>
</tr>
<tr>
<td>--preprocess</td>
<td>Preprocess all .c/.cc/.cpp/.cxx/.cu input files.</td>
</tr>
<tr>
<td>--generate-dependencies</td>
<td>Generate for the one .c/.cc/.cpp/.cxx/.cu input file (more than one are not allowed in this step) a dependency file that can be included in a make file.</td>
</tr>
</tbody>
</table>
### NVCC Command Options

<table>
<thead>
<tr>
<th>Option</th>
<th>Short Flag</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>--compile</strong></td>
<td>-c</td>
<td>Compile each <code>.c/.cc/.cpp/.cxx/.cu</code> input file into an object file.</td>
</tr>
<tr>
<td><strong>--link</strong></td>
<td>-link</td>
<td>This option specifies the default behavior: compile and link all inputs.</td>
</tr>
<tr>
<td><strong>--lib</strong></td>
<td>-lib</td>
<td>Compile all input files into object files (if necessary), and add the results to the specified library output file.</td>
</tr>
<tr>
<td><strong>--run</strong></td>
<td>-run</td>
<td>This option compiles and links all inputs into an executable, and executes it. Or, when the input is a single executable, it is executed without any compilation. This step is intended for developers who do not want to be bothered with setting the necessary CUDA dll search paths (these will be set temporarily by nvcc according to the definitions in <code>nvcc.profile</code>).</td>
</tr>
</tbody>
</table>

### 3.2.2 File and Path Specifications

<table>
<thead>
<tr>
<th>Option</th>
<th>Short Flag</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>--output-file</strong> file</td>
<td>-o</td>
<td>Specify name and location of the output file. Only a single input file is allowed when this option is present in <code>nvcc</code> non-linking/archiving mode.</td>
</tr>
<tr>
<td><strong>--pre-include</strong> include-file,...</td>
<td>-include</td>
<td>Specify header files that must be preincluded during preprocessing or compilation.</td>
</tr>
<tr>
<td><strong>--library</strong> library-file,...</td>
<td>-l</td>
<td>Specify libraries to be used in the linking stage without the library file extension. The libraries are searched for on the library search paths that have been specified using option <code>-L</code> (see Libraries).</td>
</tr>
<tr>
<td><strong>--define-macro</strong> macrodef,...</td>
<td>-D</td>
<td>Specify macro definitions for use during preprocessing or compilation.</td>
</tr>
<tr>
<td><strong>--undefine-macro</strong> macrodef,...</td>
<td>-U</td>
<td>Undefine a macro definition.</td>
</tr>
<tr>
<td><strong>--include-path</strong> include-path,...</td>
<td>-I</td>
<td>Specify include search paths.</td>
</tr>
</tbody>
</table>
3.2.3 Options for Altering Compiler/Linker Behavior

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>--profile -pg</td>
<td>Instrument generated code/executable for use by gprof (Linux only).</td>
</tr>
<tr>
<td>--debug level -g</td>
<td>Generate debug-able code.</td>
</tr>
<tr>
<td>--device-debug -G</td>
<td>Generate debug-able device code.</td>
</tr>
<tr>
<td>--generate-line-info -lineinfo</td>
<td>Generate line-number information for device code.</td>
</tr>
<tr>
<td>--optimize level -O</td>
<td>Generate optimized code.</td>
</tr>
<tr>
<td>--shared -shared</td>
<td>Generate a shared library during linking. Note: when other linker options are required for controlling dll generation, use option -Xlinker.</td>
</tr>
<tr>
<td>--machine -m</td>
<td>Specify 32-bit vs. 64-bit architecture.</td>
</tr>
</tbody>
</table>

3.2.4 Options for Passing Specific Phase Options

These allow for passing specific options directly to the internal compilation tools that nvcc encapsulates, without burdening nvcc with too-detailed knowledge on these tools. A table of useful sub-tool options can be found at the end of this chapter.

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>--compiler-options options,... -Xcompiler</td>
<td>Specify options directly to the compiler/preprocessor.</td>
</tr>
<tr>
<td>--linker-options options,... -Xlinker</td>
<td>Specify options directly to the linker.</td>
</tr>
</tbody>
</table>
### 3.2.5 Options for Guiding the Compiler Driver

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>--dryrun <strong>-dryrun</strong></td>
<td>Do not execute the compilation commands generated by nvcc. Instead, list them.</td>
</tr>
<tr>
<td>--verbose <strong>-v</strong></td>
<td>List the compilation commands generated by this compiler driver, but do not suppress their execution.</td>
</tr>
<tr>
<td>--keep <strong>-keep</strong></td>
<td>Keep all intermediate files that are generated during internal compilation steps.</td>
</tr>
<tr>
<td>--save-temp <strong>-save-temps</strong></td>
<td>This option is an alias of --keep.</td>
</tr>
<tr>
<td>--dont-use-profile <strong>-noprof</strong></td>
<td>Do not use the nvcc.profile file to guide the compilation.</td>
</tr>
<tr>
<td>--clean-targets <strong>-clean</strong></td>
<td>This option reverses the behaviour of nvcc. When specified, none of the compilation phases will be executed. Instead, all of the non-temporary files that nvcc would otherwise create will be deleted.</td>
</tr>
<tr>
<td>--run-args <strong>-run-args</strong></td>
<td>Used in combination with option -R, to specify command line arguments for the executable.</td>
</tr>
<tr>
<td>--input-drive-prefix <strong>-idp</strong></td>
<td>On Windows platforms, all command line arguments that refer to file names must be converted to Windows native format before they are passed to pure Windows executables. This option specifies how the current development environment represents absolute paths. Use -idp /cygwin/ for CygWin build environments, and -idp / for Mingw.</td>
</tr>
<tr>
<td>--dependency-drive-prefix <strong>-ddp</strong></td>
<td>On Windows platforms, when generating dependency files (option -M), all file names must be converted to whatever the used instance of make will recognize. Some instances of make have trouble with the colon in absolute paths in native Windows format, which depends on the environment in which this make instance has been compiled. Use -</td>
</tr>
</tbody>
</table>
--drive-prefix
prefix
Specifies prefix as both input-drive-prefix and dependency-drive-prefix.

3.2.6 Options for Steering CUDA Compilation

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>--use_fast_math</td>
<td>Make use of fast math library. -use_fast_math implies -ftz=true -prec-div=false -prec-sqrt=false -fmad=true.</td>
</tr>
<tr>
<td>--ftz</td>
<td>The -ftz option controls single precision denormals support. When -ftz=false, denormals are supported and with -ftz=true, denormals are flushed to 0.</td>
</tr>
<tr>
<td>--prec-div</td>
<td>The -prec-div option controls single precision division. With -prec-div=true, the division is IEEE compliant, with -prec-div=false, the division is approximate.</td>
</tr>
<tr>
<td>--prec-sqrt</td>
<td>The -prec-sqrt option controls single precision square root. With -prec-sqrt=true, the square root is IEEE compliant, with -prec-sqrt=false, the square root is approximate.</td>
</tr>
<tr>
<td>--entries entry,...</td>
<td>In case of compilation of ptx or gpu files to cubin: specify the global entry functions for which code must be generated. By default, code will be generated for all entries.</td>
</tr>
<tr>
<td>--fmad</td>
<td>Enables (disables) the contraction of floating-point multiplies and adds/subtracts into floating-point multiply-add operations (FMAD, FFMA, or DFMA). The default is -fmad=true.</td>
</tr>
</tbody>
</table>

3.2.7 Options for Steering GPU Code Generation

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>--gpu-architecture gpuarch</td>
<td>Specify the name of the NVIDIA GPU to compile for. This can either be a real GPU, or a virtual PTX architecture. PTX code represents an intermediate format that can still be further compiled and optimized for, depending on the ptx version, a specific class of actual GPUs.</td>
</tr>
</tbody>
</table>
The architecture specified by this option is the architecture that is assumed by the compilation chain up to the PTX stage, while the architecture(s) specified with the -code option are assumed by the last, potentially runtime, compilation stage.

Currently supported compilation architectures are: virtual architectures `compute_10`, `compute_11`, `compute_12`, `compute_13`, `compute_20`, `compute_30`, `compute_35`; and GPU architectures `sm_10`, `sm_11`, `sm_12`, `sm_13`, `sm_20`, `sm_21`, `sm_30`, `sm_35`.

---

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>--gpu-code</code></td>
<td>Specify the name of the NVIDIA GPU to generate code for.</td>
</tr>
<tr>
<td><code>--generate-code</code></td>
<td>This option provides a generalization of the -arch=&lt;arch&gt; -code=code,... option combination for specifying nvcc behavior with respect to code generation. Where use of the previous options generates different code for a fixed virtual architecture, option <code>--generate-code</code> allows multiple <code>nvopencc</code> invocations, iterating over different virtual architectures.</td>
</tr>
</tbody>
</table>
architectures. In fact, --arch=<arch> --code=<code>,... is equivalent to --generate-code arch=<arch>,code=<code>,... --generate-code options may be repeated for different virtual architectures.

Allowed keywords for this option: arch,code.

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>--maxrregcount amount</td>
<td>Specify the maximum amount of registers that GPU functions can use.</td>
</tr>
<tr>
<td></td>
<td>Until a function-specific limit, a higher value will generally increase the</td>
</tr>
<tr>
<td></td>
<td>performance of individual GPU threads that execute this function. However,</td>
</tr>
<tr>
<td></td>
<td>because thread registers are allocated from a global register pool on each</td>
</tr>
<tr>
<td></td>
<td>GPU, a higher value of this option will also reduce the maximum thread block</td>
</tr>
<tr>
<td></td>
<td>size, thereby reducing the amount of thread parallelism. Hence, a good</td>
</tr>
<tr>
<td></td>
<td>maxrregcount value is the result of a trade-off.</td>
</tr>
<tr>
<td></td>
<td>If this option is not specified, then no maximum is assumed.</td>
</tr>
<tr>
<td></td>
<td>Value less than the minimum registers required by ABI will be bumped up by</td>
</tr>
<tr>
<td></td>
<td>the compiler to ABI minimum limit.</td>
</tr>
</tbody>
</table>

### 3.2.8 Generic Tool Options

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>--source-in-ptx</td>
<td>-src-in-ptx Interleave source in PTX.</td>
</tr>
<tr>
<td>--help</td>
<td>-h Print help information on this tool.</td>
</tr>
<tr>
<td>--version</td>
<td>-V Print version information on this tool.</td>
</tr>
<tr>
<td>--options-file file,...</td>
<td>-optf Include command line options from specified file.</td>
</tr>
</tbody>
</table>

### 3.2.9 Phase Options

The following table lists some useful options to lower level compilation tools:

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>-Xcompiler,-Xlinker</td>
<td>See host compiler documentation.</td>
</tr>
<tr>
<td>-Xptxas</td>
<td>-V Print code generation statistics.</td>
</tr>
</tbody>
</table>
Chapter 4.
THE CUDA COMPILATION TRAJECTORY

This chapter explains the internal structure of the various CUDA compilation phases. These internals can usually be ignored unless one wants to understand, or manually rerun, the compilation steps corresponding to phases. Such command replay is useful during debugging of CUDA applications, when intermediate files need be inspected or modified. It is important to note that this structure reflects the current way in which nvcc implements its phases; it may significantly change with new releases of the CUDA Toolkit.

The following section illustrates how internal steps can be made visible by nvcc, and rerun. After that, a translation diagram of the .cu to .cu.cpp.ii phase is listed. All other CUDA compilations are variants in some form of another of the .cu to C++ transformation.

4.1 Listing and Rerunning NVCC Steps

Intermediate steps can be made visible by options -v and -dryrun. In addition, option -keep might be specified to retain temporary files, and also to give them slightly more meaningful names. The following sample command lists the intermediate steps for a CUDA compilation:

```
nvcc -cuda x.cu --compiler-bindir=c:/mvs/vc/bin -keep -dryrun
```

This command results in a listing as the one shown at the end of this section.

Depending on the actual command shell that is used, the displayed commands are almost executable: the DOS command shell, and the Linux shells `sh` and `csh` each have slightly different notations for assigning values to environment variables.

The command list contains the following:

- Definition of standard variables _HERE_ and _SPACE_ (see HERE_, SPACE_)
- Environment assignments resulting from executing nvcc.profile (see nvcc.profile)
- Definition of Visual Studio installation macros, derived from -compiler-bindir (see Variables Interpreted by NVCC Itself)
- Environment assignments resulting from executing vsvars32.bat
The CUDA Compilation Trajectory

- Commands generated by nvcc

```bash
#$ _SPACE_ =
#$ _HERE_ = c:\sw\gpgpu\bin\win32_debug
#$ TOP = c:\sw\gpgpu\bin\win32_debug/../../../
#$ BINDIR = c:\sw\gpgpu\bin\win32_debug
#$
#$ COMPILER_EXPORT = c:\sw\gpgpu\bin\win32_debug/../../../compiler/gpgpu/export/win32_debug
#$
#$ PATH = c:\sw\gpgpu\bin\win32_debug/open64/bin;c:\sw\gpgpu\bin
        win32_debug;C:\cygwin\usr\local\bin;c:\cygwin\bin;C:\cygwin
        \usr\X11R6\bin;c:\WINDOWS\System32;c:\WINDOWS;c:\
        WINDOWS\System32\Wbem;c:\Program Files\Microsoft SQL Server
        90\Tools\bin;c:\Program Files\Perforce;C:\cygwin\lib\lapack
#$
#$ PATH = c:\sw\gpgpu\bin\win32_debug/../../../compiler/gpgpu/export/
        win32_debug/open64/bin;c:\sw\gpgpu\bin\win32_debug/../../../
        compiler/gpgpu/export/win32_debug/bin;c:\sw\gpgpu\bin
        win32_debug/open64/bin;c:\sw\gpgpu\bin\win32_debug;C:\cygwin\usr
        \local\bin;c:\cygwin\bin;C:\cygwin\usr\X11R6\bin;c:\
        WINDOWS\System32;c:\WINDOWS;c:\WINDOWS\System32\Wbem;c:\Program
        Files\Microsoft SQL Server\90\Tools\bin;c:\Program Files
        \Perforce;C:\cygwin\lib\lapack
#$
#$ INCLUDES = "-I c:\sw\gpgpu\bin\win32_debug/../../../cuda/inc" "-I c:\
        sw\gpgpu\bin\win32_debug/../../../tools/cudart"
#$
#$ INCLUDES = "-I c:\sw\gpgpu\bin\win32_debug/../../../cuda/inc" "-I c:\
        sw\gpgpu\bin\win32_debug/../../../tools/cudart"
#$
#$ LIBRARIES = "c:\sw\gpgpu\bin\win32_debug/cuda.lib" "c:\sw\gpgpu
        \bin\win32_debug/cudart.lib"
#$
#$ PTXAS_FLAGS= 
#$ OPENCC_FLAGS= -Werror
#$ VSFINSTALLDIR = c:\mvs\vc\bin/..
#$ VCINSTALLDIR = c:\mvs\vc\bin/..
#$ FrameworkDir = c:\WINDOWS\Microsoft.NET\Framework
#$ FrameworkVersion = v2.0.50727
#$ FrameworkSDKDir = c:\MVS\SDK\v2.0
#$ DevEnvDir = c:\MVS\Common7\IDE
#$
#$ PATH = c:\MVS\Common7\IDE;c:\MVS\VC\BIN;c:\MVS\Common7\Tools;c:
        MVS\Common7\Tools\bin;c:\MVS\VC\PlatformSDK\bin;c:\MVS\SDK
        v2.0\bin;c:\MVS\VC\PlatformSDK\bin;c:\MVS\VC\PlatformSDK\bin
        c:\MVS\VC\PlatformSDK\bin;c:\sw\gpgpu\bin\win32_debug/../../../
        compiler\gpgpu\export\win32_debug\open64/bin;c:\sw\gpgpu\bin
        win32_debug/../../../compiler\gpgpu\export\win32_debug/bin;c:\sw
        \gpgpu\bin\win32_debug\open64/bin;c:\sw\gpgpu\bin\win32_debug\win32_debug/C:
        cygwin\usr\local\bin;c:\cygwin\bin;C:\cygwin\bin;C:\cygwin
        \usr\X11R6\bin;c:\WINDOWS\system32;c:\WINDOWS;c:\WINDOWS
        System32\Wbem;c:\Program Files\Microsoft SQL Server\90\Tools
        \bin;c:\Program Files\Perforce;C:\cygwin\lib\lapack
#$
#$ INCLUDE = c:\MVS\VC\ATLMFC\INCLUDE;c:\MVS\VC\INCLUDE;c:\MVS\VC
        \PlatformSDK\include;c:\MVS\SDK\v2.0\include;
```
The CUDA Compilation Trajectory

```bash
#$ LIB=c:\MVS\VC\ATLMFC\LIB;c:\MVS\VC\LIB;c:\MVS\VC\PlatformSDK\lib;c:\MVS\SDK\v2.0\lib;
#$ LIBPATH=c:\WINDOWS\Microsoft.NET\Framework\v2.0.50727;c:\MVS\VC\ATLMFC\LIB
#$ PATH=c:\mvs\vc\bin;c:\MVS\Common7\IDE;c:\MVS\VC\BIN;c:\MVS\Common7\Tools;c:\MVS\Common7\Tools\bin;c:\MVS\VC\PlatformSDK\bin;c:\MVS\SDK\v2.0\bin;c:\WINDOWS\Microsoft.NET\Framework\v2.0.50727;c:\MVS\VC\VC\Packages;c:\sw\gpgpu\bin\win32_debug/../../compiler/gpgpu/export/win32_debug/open64/bin;c:\sw\gpgpu\bin\win32_debug/C;cygwin\usr\local\bin;c:\cygwin\bin;c:\cygwin\usr\X11R6\bin;c:\WINDOWS\System32;c:\WINDOWS;\c:\WINDOWS\System32\Wbem;c:\Program Files\Microsoft SQL Server\90\Tools\bin;c:\Program Files\Perforce;c:\cygwin\lib\lapack
#$ cudafe -E -DCUDA_NO_SM_12_ATOMIC_INTRINSICS -DCUDA_NO_SM_13_DOUBLE_INTRINSICS -DCUDA_FLOAT_MATH_FUNCTIONS "-Ic:\sw\gpgpu\bin\win32_debug/../../compiler/gpgpu/export/win32_debug/include" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/inc" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/tools/cudart" -I. "-Ic:\MVS\VC\ATLMFC\INCLUDE" "-Ic:\MVS\VC\INCLUDE" "-Ic:\MVS\VC\PlatformSDK\include" "-Ic:\MVS\SDK\v2.0\include" -D__CUDACC__ -C --preinclude "cuda_runtime.h" -o "x.cpp1.ii" "x.cu"
#$ cudafe "-Ic:\sw\gpgpu\bin\win32_debug/../../compiler/gpgpu/export/win32_debug/include" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/inc" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/tools/cudart" -I. --gen_c_file_name "x.cudafe1.c" --gen_device_file_name "x.cudafe1.gpu" --include_file_name x.fatbin.c --no_exceptions -tused "x.cpp1.ii"
#$ cudafe -E -DCUDA_NO_SM_12_ATOMIC_INTRINSICS -DCUDA_NO_SM_13_DOUBLE_INTRINSICS -DCUDA_FLOAT_MATH_FUNCTIONS "-Ic:\sw\gpgpu\bin\win32_debug/../../compiler/gpgpu/export/win32_debug/include" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/inc" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/tools/cudart" -I. "-Ic:\MVS\VC\ATLMFC\INCLUDE" "-Ic:\MVS\VC\INCLUDE" "-Ic:\MVS\VC\PlatformSDK\include" "-Ic:\MVS\SDK\v2.0\include" -D__CUDACC__ -C -o "x.cpp2.i" "x.cudafe1gpu"
#$ cudafe -c "-Ic:\sw\gpgpu\bin\win32_debug/../../compiler/gpgpu/export/win32_debug/include" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/inc" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/tools/cudart" -I. --gen_c_file_name "x.cudafe2.c" --gen_device_file_name "x.cudafe2.gpu" --include_file_name x.fatbin.c "x.cpp2.i"
#$ cudafe -E -DCUDA_NO_SM_12_ATOMIC_INTRINSICS -DCUDA_NO_SM_13_DOUBLE_INTRINSICS -DCUDA_FLOAT_MATH_FUNCTIONS "-Ic:\sw\gpgpu\bin\win32_debug/../../compiler/gpgpu/export/win32_debug/include" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/inc" "-Ic:\sw\gpgpu\bin\win32_debug/../../cuda/tools/cudart" -I. "-Ic:\MVS\VC\ATLMFC\INCLUDE" "-Ic:\MVS\VC\INCLUDE" "-Ic:\MVS\VC\PlatformSDK\include" "-Ic:\MVS\SDK\v2.0\include" -D__GNUC__ -D__CUDABE__ -o "x.cpp3.i" "x.cudafe2.gpu"
```
The CUDA Compilation Trajectory

#$ nvopencc -Werror "x.cpp3.i" -o "x.ptx"
#$ ptxas -arch=sm_10 "x.ptx" -o "x.cubin"
#$ filehash --skip-cpp-directives -s "" "x.cpp3.i" > "x.cpp3.i.hash"
#$ fatbin --key="x@xxxxxxxxxx" --source-name="x.cu"
  --usage-mode="" --embedded-fatbin="x.fatbin.c" --
image=profile=sm_10,file=x.cubin
#$ cudafe -E --c -DCUDA_NO_SM_12_ATOMIC_INTRINSICS -
DCUDA_NO_SM_13_DOUBLE_INTRINSICS -DCUDA_FLOAT_MATH_FUNCTIONS
  "-Ic:\sw\gpgpu\bin\win32_debug/../../../compiler/gpgpu/export/
win32_debug/include" "-Ic:\sw\gpgpu\bin\win32_debug/../../../cuda/
inc" "-Ic:\sw\gpgpu\bin\win32_debug/../../../cuda/tools/cudart" -I. "-Ic:\MVS\VC\ATLMFC\INCLUDE" "-Ic:\MVS\VC\INCLUDE" "-Ic:\MVS
VC\PlatformSDK\include" "-Ic:\MVS\SDK\v2.0\include" -o "x.cu.c"
"x.cudafe1.c"
4.2 Full CUDA Compilation Trajectory

The CUDA phase converts a source file coded in the extended CUDA language, into a regular ANSI C++ source file that can be handed over to a general purpose C++ compiler.
The exact steps that are followed to achieve this are displayed in Figure 2 CUDA Compilation from .cu to .cu.cpp.ii.

4.2.1 Compilation Flow

In short, CUDA compilation works as follows: the input program is separated by the CUDA front end (cudafe), into C/C++ host code and the .gpu device code. Depending on the value(s) of the -code option to nvcc, this device code is further translated by the CUDA compilers/assemblers into CUDA binary (cubin) and/or into intermediate PTX code. This code is merged into a device code descriptor which is included by the previously separated host code. This descriptor will be inspected by the CUDA runtime system whenever the device code is invoked (called) by the host program, in order to obtain an appropriate load image for the current GPU.

4.2.2 CUDA Frontend

In the current CUDA compilation scheme, the CUDA front end is invoked twice. The first step is for the actual splitup of the .cu input into host and device code. The second step is a technical detail (it performs dead code analysis on the .gpu generated by the first step), and it might disappear in future releases.

4.2.3 Preprocessing

The trajectory contains a number of preprocessing steps. The first of these, on the .cu input, has the usual purpose of expanding include files and macro invocations that are present in the source file. The remaining preprocessing steps expand CUDA system macros in (C-) code that has been generated by preceding CUDA compilation steps. The last preprocessing step also merges the results of the previously diverged compilation flow.
Chapter 5.
SAMPLE NVCC USAGE

The following lists a sample `makefile` that uses `nvcc` for portability across Windows and Linux.

```bash
# On windows, store location of Visual Studio compiler
# into the environment. This will be picked up by nvcc,
# even without explicitly being passed.
# On Linux, use whatever gcc is in the current path
# (so leave compiler-bindir undefined):
# ifdef ON_WINDOWS
  export compiler-bindir := c:/mvs/bin
endif

# Similar for OPENCC_FLAGS and PTXAS_FLAGS.
# These are simply passed via the environment:
# export OPENCC_FLAGS :=
# export PTXAS_FLAGS := -fastimul

# cuda and C/C++ compilation rules, with
# dependency generation:
# %.o : %.cpp
$(NVCC) -c %^ $(CFLAGS) -o $@
$(NVCC) -M %^ $(CFLAGS)  > $@.dep

%.o : %.c
$(NVCC) -c %^ $(CFLAGS) -o $@
$(NVCC) -M %^ $(CFLAGS)  > $@.dep

%.o : %.cu
$(NVCC) -c %^ $(CFLAGS) -o $@
$(NVCC) -M %^ $(CFLAGS)  > $@.dep

# Pick up generated dependency files, and
# add /dev/null because gmake does not consider
# an empty list to be a list:
# include $(wildcard *.dep) /dev/null
```
# Define the application;  
# for each object file, there must be a  
# corresponding .c or .cpp or .cu file:  
# OBJECTS = a.o  b.o  c.o  
APP      = app  

$(APP) : $(OBJECTS)  
  $(NVCC) $(OBJECTS) $(LDFLAGS) -o $@  

# Cleanup:  
# clean :  
  $(RM) $(OBJECTS) *.dep
Chapter 6.
GPU COMPILATION

This chapter describes the GPU compilation model that is maintained by `nvcc`, in cooperation with the CUDA driver. It goes through some technical sections, with concrete examples at the end.

6.1 GPU Generations

In order to allow for architectural evolution, NVIDIA GPUs are released in different generations. New generations introduce major improvements in functionality and/or chip architecture, while GPU models within the same generation show minor configuration differences that *moderately* affect functionality, performance, or both.

Binary compatibility of GPU applications is not guaranteed across different generations. For example, a CUDA application that has been compiled for a Fermi GPU will very likely not run on a next generation graphics card (and vice versa). This is because the Fermi instruction set and instruction encodings is different from Kepler, which in turn will probably be substantially different from those of the next generation GPU.

### Tesla
- `sm_10`
- `sm_11`
- `sm_12`
- `sm_13`

### Fermi
- `sm_20`
- `sm_21`

### Kepler
- `sm_30`
- `sm_35`
- `..??..`
Next generation
  - ..??..

Because they share the basic instruction set, binary compatibility within one GPU generation, however, can under certain conditions be guaranteed. This is the case between two GPU versions that do not show functional differences at all (for instance when one version is a scaled down version of the other), or when one version is functionally included in the other. An example of the latter is the base Tesla version \textit{sm\_10} whose functionality is a subset of all other Tesla versions: any code compiled for \textit{sm\_10} will run on all other Tesla GPUs.

### 6.2 GPU Feature List

The following table lists the names of the current GPU architectures, annotated with the functional capabilities that they provide. There are other differences, such as amounts of register and processor clusters, that only affect execution performance.

In the CUDA naming scheme, GPUs are named \textit{sm\_xy}, where \textit{x} denotes the GPU generation number, and \textit{y} the version in that generation. Additionally, to facilitate comparing GPU capabilities, CUDA attempts to choose its GPU names such that if \( x_1y_1 \leq x_2y_2 \), then all non-ISA related capabilities of \textit{sm\_x\_y\_1} are included in those of \textit{sm\_x\_y\_2}. From this it indeed follows that \textit{sm\_10} is the base Tesla model, and it also explains why higher entries in the tables are always functional extensions to the lower entries. This is denoted by the plus sign in the table. Moreover, if we abstract from the instruction encoding, it implies that \textit{sm\_10}'s functionality will continue to be included in all later GPU generations. As we will see next, this property will be the foundation for application compatibility support by \textit{nvcc}.

<table>
<thead>
<tr>
<th>\textit{sm_x}</th>
<th>ISA \textit{y}</th>
<th>Feature</th>
</tr>
</thead>
<tbody>
<tr>
<td>\textit{sm_10}</td>
<td>ISA_1</td>
<td>Basic features</td>
</tr>
<tr>
<td>\textit{sm_11}</td>
<td></td>
<td>+ atomic memory operations on global memory</td>
</tr>
<tr>
<td>\textit{sm_12}</td>
<td></td>
<td>+ atomic memory operations on shared memory + vote instructions</td>
</tr>
<tr>
<td>\textit{sm_13}</td>
<td></td>
<td>+ double precision floating point support</td>
</tr>
<tr>
<td>\textit{sm_20}</td>
<td></td>
<td>+ Fermi support</td>
</tr>
<tr>
<td>\textit{sm_30}</td>
<td></td>
<td>+ Kepler support</td>
</tr>
</tbody>
</table>

### 6.3 Application Compatibility

Binary code compatibility over CPU generations, together with a published instruction set architecture is the usual mechanism for ensuring that distributed applications out there in the field will continue to run on newer versions of the CPU when these become mainstream.
This situation is different for GPUs, because NVIDIA cannot guarantee binary compatibility without sacrificing regular opportunities for GPU improvements. Rather, as is already conventional in the graphics programming domain, \texttt{nvcc} relies on a two stage compilation model for ensuring application compatibility with future GPU generations.

### 6.4 Virtual Architectures

GPU compilation is performed via an intermediate representation, PTX ([...]), which can be considered as assembly for a virtual GPU architecture. Contrary to an actual graphics processor, such a virtual GPU is defined entirely by the set of capabilities, or features, that it provides to the application. In particular, a virtual GPU architecture provides a (largely) generic instruction set, and binary instruction encoding is a non-issue because PTX programs are always represented in text format.

Hence, a \texttt{nvcc} compilation command always uses two architectures: a \textit{compute} architecture to specify the virtual intermediate architecture, plus a \textit{real} GPU architecture to specify the intended processor to execute on. For such an \texttt{nvcc} command to be valid, the \textit{real} architecture must be an implementation (someway or another) of the virtual architecture. This is further explained below.

The chosen virtual architecture is more of a statement on the GPU capabilities that the application requires: using a \textit{smallest} virtual architecture still allows a \textit{widest} range of actual architectures for the second \texttt{nvcc} stage. Conversely, specifying a virtual architecture that provides features unused by the application unnecessarily restricts the set of possible GPUs that can be specified in the second \texttt{nvcc} stage.

From this it follows that the virtual \textit{compute} architecture should always be chosen as \textit{low} as possible, thereby maximizing the actual GPUs to run on. The \textit{real} \textit{sm} architecture should be chosen as \textit{high} as possible (assuming that this always generates better code), but this is only possible with knowledge of the actual GPUs on which the application is expected to run. As we will see later, in the situation of just in time compilation, where the driver has this exact knowledge: the runtime GPU is the one on which the program is about to be launched/executed.
6.5 Virtual Architecture Feature List

| compute_10  | Basic features |
| compute_11  | + atomic memory operations on global memory |
| compute_12  | + atomic memory operations on shared memory  
|             | + vote instructions |
| compute_13  | + double precision floating point support |
| compute_20  | + Fermi support |
| compute_30  | + Kepler support |

The above table lists the currently defined virtual architectures. As it appears, this table shows a 1-1 correspondence to the table of actual GPUs listed earlier in this chapter. The only difference except for the architecture names is that the ISA specification is missing for the compute architectures.

However, this correspondence is misleading, and might degrade when new GPU architectures are introduced and also due to development of the CUDA compiler.

First, a next generation architecture might not provide any functional improvements, in which case the list of real architectures will be extended (because we must be able to generate code for this architecture), but no new compute architecture is necessary.

Second, it may be decided to let the compiler emulate certain higher grade features on lower grade GPUs. For example, this might be done for double precision floating
point support. In this case double precision based applications will run on all real GPU architectures, though with considerably lower performance on the models that do not provide native double support. Such double precision emulation is here used merely as an example (it currently is not actually considered), but the CUDA compiler already does emulation for features that are considered basic though not natively supported: integer division and 64-bit integer arithmetic. Because integer division and 64-bit integer support are part of the basic feature set, they will not explicitly show up in the features tables.

Feature emulation might have two different consequences for the virtual architecture table: the feature might be silently added to a lower grade virtual architecture (as has happened for integer division and 64-bit arithmetic), or it could be kept in a separate virtual architecture. For instance if we were to emulate double precision floating point on an sm_10, then keeping the virtual architecture compute_13 would make sense because of the drastic performance consequences: applications would then have to explicitly enable it during nvcc compilation and there would therefore be no danger of unwittingly using it on lower grade GPUs. Either way, the following nvcc command would become valid (which currently is not the case):

```
nvcc x.cu -arch=compute_13 -code=sm_10
```

The two cases of feature implementation are further illustrated below:

---

### 6.6 Further Mechanisms

Clearly, compilation staging in itself does not help towards the goal of application compatibility with future GPUs. For this we need the two other mechanisms by the CUDA SDK: just in time compilation (JIT) and fatbinaries.

#### 6.6.1 Just in Time Compilation

The compilation step to an actual GPU binds the code to one generation of GPUs. Within that generation, it involves a choice between GPU coverage and possible performance.
For example, for Tesla, compiling to \texttt{sm\_10} allows the code to run on all Tesla versions, but compiling to \texttt{sm\_13} would probably yield better code.

By specifying a virtual code architecture instead of a real GPU, \texttt{nvcc} postpones the second compilation stage until application runtime, at which the target GPU is exactly known. For instance, the command below allows generation of exactly matching GPU binary code, when the application is launched on \texttt{sm\_10}, \texttt{sm\_13}, and even a later architecture

\begin{verbatim}
nvcc x.cu -arch=compute_10 -code=compute_10
\end{verbatim}

The disadvantage of just in time compilation is increased application startup delay, but this can be alleviated by letting the CUDA driver use a compilation cache (see next chapter) which is persistent over multiple runs of the applications.

### 6.6.2 Fatbinaries

A different solution to overcome startup delay by JIT while still allowing execution on newer GPUs is to specify multiple code instances, as in

\begin{verbatim}
nvcc x.cu -arch=compute_10 -code=compute_10,sm_10,sm_13
\end{verbatim}

This command generates exact code for two Tesla variants, plus ptx code for use by JIT in case a next-generation GPU is encountered. \texttt{nvcc} organizes its device code in fatbinaries, which are able to hold multiple translations of the same GPU source code. At runtime, the CUDA driver will select the most appropriate translation when the device function is launched.
6.7 NVCC Examples

6.7.1 Base Notation

`nvcc` provides the options `-arch` and `-code` for specifying the target architectures for both translation stages. Except for allowed short hands described below, the `-arch` option takes a single value, which must be the name of a virtual compute architecture, while option `-code` takes a list of values which must all be the names of actual GPUs. `nvcc` performs a stage 2 translation for each of these GPUs, and will embed the result in the result of compilation (which usually is a host object file or executable).

Example

```
nvcc x.cu -arch=compute_10 -code=sm_10,sm_13
```

6.7.2 Shorthand

`nvcc` allows a number of shorthands for simple cases.

6.7.2.1 Shorthand 1

`-code` arguments can be virtual architectures. In this case the stage 2 translation will be omitted for such virtual architecture, and the stage 1 PTX result will be embedded instead. At application launch, and in case the driver does not find a better alternative, the stage 2 compilation will be invoked by the driver with the PTX as input.

Example

```
nvcc x.cu -arch=compute_10 -code=compute_10,sm_10,sm_13
```

6.7.2.2 Shorthand 2

The `-code` option can be omitted. Only in this case, the `-arch` value can be a non-virtual architecture. The `-code` values default to the closest virtual architecture that is implemented by the GPU specified with `-arch`, plus the `-arch` value itself (in case the `-arch` value is a virtual architecture then these two are the same, resulting in a single `-code` default). After that, the effective `-arch` value will be the closest virtual architecture:

Example

```
nvcc x.cu -arch=sm_13
nvcc x.cu -arch=compute_10
```
are short hands for

```
nvcc x.cu -arch=compute_13 -code=sm_13,compute_13
nvcc x.cu -arch=compute_10 -code=compute_10
```

### 6.7.2.3 Shorthand 3

Both `-arch` and `-code` options can be omitted.

**Example**

```
nvcc x.cu
```

is short hand for

```
nvcc x.cu -arch=compute_10 -code=sm_10,compute_10
```

### 6.7.3 Extended Notation

The options `-arch` and `-code` can be used in all cases where code is to be generated for one or more GPUs using a common virtual architecture. This will cause a single invocation of `nvcc` stage 1 (that is, preprocessing and generation of virtual PTX assembly code), followed by a compilation stage 2 (binary code generation) repeated for each specified GPU.

Using a common virtual architecture means that all assumed GPU features are fixed for the entire `nvcc` compilation. For instance, the following `nvcc` command assumes no double precision floating point support for both the `sm_10` code and the `sm_13` code:

```
nvcc x.cu -arch=compute_10 -code=compute_10,sm_10,sm_13
```

Sometimes it is necessary to perform different GPU code generation steps, partitioned over different architectures. This is possible using `nvcc` option `-gencode`, which then must be used instead of a `-arch/-code` combination.

Unlike option `-arch`, option `-gencode` may be repeated on the `nvcc` command line. It takes sub-options `arch` and `code`, which must not be confused with their main option equivalents, but behave similarly. If repeated architecture compilation is used, then the device code must use conditional compilation based on the value of the architecture identification macro `__CUDA_ARCH__`, which is described in the next section.

For example, the following assumes absence of double precision support for the `sm_10` and `sm_11` code, but full support for `sm_13`:

```
nvcc x.cu \    
    -gencode arch=compute_10,code=sm_10 \    
    -gencode arch=compute_10,code=sm_11 \    
    -gencode arch=compute_13,code=sm_13
```

Or, leaving actual GPU code generation to the JIT compiler in the CUDA driver:

```
nvcc x.cu \
```

The code sub-options can be combined, but for technical reasons must then be quoted, which causes a slightly less pleasant syntax:

```
nvcc x.cu \
  -gencode arch=compute_10,code=\'sm_10,sm_11\' \n  -gencode arch=compute_12,code=\'sm_12,sm_13\'
```

### 6.7.4 Virtual Architecture Identification Macro

The architecture identification macro `__CUDA_ARCH__` is assigned a three-digit value string `xy0` (ending in a literal `0`) during each `nvcc` compilation stage 1 that compiles for `compute_xy`. This macro can be used in the implementation of GPU functions for determining the virtual architecture for which it is currently being compiled. The host code (the non-GPU code) must not depend on it.
Chapter 7.
USING SEPARATE COMPILATION IN CUDA

Prior to the 5.0 release, CUDA did not support separate compilation, so CUDA code could not call device functions or access variables across files. Such compilation is referred to as whole program compilation. We have always supported the separate compilation of host code, it was just the device CUDA code that needed to all be within one file. Starting with CUDA 5.0, separate compilation of device code is supported, but the old whole program mode is still the default, so there are new options to invoke separate compilation.

7.1 Code Changes for Separate Compilation

The code changes required for separate compilation of device code are the same as what you already do for host code, namely using `extern` and `static` to control the visibility of symbols. Note that previously `extern` was ignored in CUDA code; now it will be honored. With the use of `static` it is possible to have multiple device symbols with the same name in different files. For this reason, the CUDA API calls that referred to symbols by their string name are deprecated; instead the symbol should be referenced by its address.

7.2 Default Behavior and sm_1x

Separate compilation only works for `sm_20` and above, because there is no ABI for `sm_1x`. `sm_10` is also the default target architecture, so a default compile will be whole program compilation. Because multiple architectures can be specified on the same command line, we have left the default as whole program compilation for all architectures. So a user must explicitly opt-in to separate compilation by specifying new commands, which are described in the next section.

7.3 NVCC Options for Separate Compilation

CUDA works by embedding device code into host objects. In whole program compilation, it embeds executable device code into the host object. In separate
compilation, we embed relocatable device code into the host object, and run the device linker (nvlink) to link all the device code together. The output of nvlink is then linked together with all the host objects by the host linker to form the final executable.

The generation of relocatable vs executable device code is controlled by the `--relocatable-device-code={true,false}` option, which can be shortened to `--rdc={true,false}`.

The `-c` option is already used to control stopping a compile at a host object, so a new option `--device-c` (or `–dc`) is added that simply does `-c --relocatable-device-code=true`.

To invoke just the device linker, the `--device-link` (`-dlink`) option can be used, which emits a host object containing the embedded executable device code. The output of that must then be passed to the host linker. Or:

```
nvcc <objects>
```

can be used to implicitly call both the device and host linkers as long as the architecture is `> sm_20`. This works because if the device linker does not see any relocatable code it does not do anything.

A diagram of the flow is as follows:
7.4 Libraries

The device linker has the ability to read the static host library formats (.a on Linux and Mac, .lib on Windows). It ignores any dynamic (.so or .dll) libraries. The `-l` and `-L`
options can be used to pass libraries to both the device and host linker. The library name is specified without the library file extension when the `-l` option is used.

```
nvcc -arch=sm_20 a.o b.o -L<path> -lfoo
```

Alternatively, the library name, including the library file extension, can be used without the `-l` option on Windows.

```
nvcc -arch=sm_20 a.obj b.obj foo.lib -L<path>
```

Note that the device linker ignores any objects that do not have relocatable device code.

### 7.5 Examples

Suppose we have the following files:

```
******* b.h ***********
#define N 8
extern __device__ int g[N];
extern __device__ void bar(void);

******* b.cu***********
#include "b.h"
__device__ int g[N];
__device__ void bar(void)
{
  g[threadIdx.x]++;
}

******* a.cu ***********
#include <stdio.h>
#include "b.h"
__global__ void foo (void) {
  __shared__ int a[N];
a[threadIdx.x] = threadIdx.x;
  __syncthreads();
  g[threadIdx.x] = a[blockDim.x - threadIdx.x - 1];
  bar();
}

int main (void) {
  unsigned int i;
  int *dg, hg[N];
  int sum = 0;
  foo<<<1, N>>>();
  if(cudaGetSymbolAddress((void**)&dg, g)){
    printf("couldn't get the symbol addr\n");
    return 1;
  }
```
if (cudaMemcpy(hg, dg, N * sizeof(int), cudaMemcpyDeviceToHost)) {
    printf("couldn't memcpy\n");
    return 1;
}
for (i = 0; i < N; i++) {
    sum += hg[i];
} if (sum == 36) {
    printf("PASSED\n");
} else {
    printf("FAILED (%d)\n", sum);
}
return 0;

These can be compiled with the following commands (these examples are for Linux):

nvcc –arch=sm_20 –dc a.cu b.cu
nvcc –arch=sm_20 a.o b.o

If you want to invoke the device and host linker separately, you can do:

nvcc –arch=sm_20 –dc a.cu b.cu
nvcc –arch=sm_20 –dlink a.o b.o –o link.o
g++ a.o b.o link.o -L<path> -lcudart

Note that a target architecture must be passed to the device linker. If you invoke the
device linker without a target arch, e.g.,

nvcc –dlink a.o b.o

You will get an error because that defaults to sm_10.

The objects could be put into a library and used with:

nvcc –arch=sm_20 –dc a.cu b.cu
nvcc -lib a.o b.o -o test.a
nvcc –arch=sm_20 test.a

Note that only static libraries are supported by the device linker.

An example that uses libraries, host linker, and dynamic parallelism would be:

nvcc –arch=sm 35 –dc a.cu b.cu
nvcc –arch=sm 35 –dlink a.o b.o -lcudadevrt -o link.o
g++ a.o b.o link.o -lcudadevrt -L<path> -lcudart

It is possible to do multiple device links within a single host executable, as long as each
device link is independent of the other (they cannot share code across device executables).
7.6 Potential Separate Compilation Issues

7.6.1 Object Compatibility

Only relocatable device code with the same ABI version, same SM target architecture, and same pointer size (32 or 64) can be linked together. Incompatible objects will produce a link error. An object could have been compiled for a different architecture but also have PTX available, in which case the device linker will JIT the PTX to SASS for the desired architecture and then link. Relocatable device code requires CUDA 5.0 or later toolkit.

If a kernel is limited to a certain number of registers with the launch_bounds attribute or the -maxrregcount option, then all functions that the kernel calls must not use more than that number of registers; if they exceed the limit, then a link error will be given.

7.6.2 JIT Linking Not Supported

The current device linker (nvlink) links at the SASS level, and is a static linker. If the device linker is given PTX in an object or library, it can JIT the PTX to SASS and then link the SASS, but the final device executable can only be SASS (and we cannot JIT SASS). In other words, we can JIT objects but not executables. Multiple SASS targets can be embedded into a fatbinary, but there is currently no support for JITting linked executable device code to a new target.

7.6.3 Implicit CUDA Host Code

A file like b.cu above only contains CUDA device code, so one might think that the b.o object doesn’t need to be passed to the host linker. But actually there is implicit host code generated whenever a device symbol can be accessed from the host side, either via a launch or an API call like cudaGetSymbolAddress(). This implicit host code is put into b.o, and needs to be passed to the host linker. A general principle is that the device linker and host linker must see the same host object files (if the object files have any device references in them - if a file is pure host then the device linker doesn’t need to see it).
Chapter 8.  
MISCELLANEOUS NVCC USAGE

8.1 Printing Code Generation Statistics

A summary on the amount of used registers and the amount of memory needed per compiled device function can be printed by passing option -v to ptxas:

```
nvcc -Xptxas -v acos.cu
ptxas info : Compiling entry function 'acos_main'
ptxas info : Used 4 registers, 60+56 bytes lmem, 44+40 bytes smem,
             20 bytes cmem[1], 12 bytes cmem[14]
```

As shown in the above example, the amounts of local and shared memory are listed by two numbers each. First number represents the total size of all the variables declared in that memory segment and the second number represents the amount of system allocated data. The amount and location of system allocated data as well as the allocation of constant variables to constant banks is profile specific. For constant memory, the total space allocated in that bank is shown.

If separate compilation is used, some of this info must come from the device linker, so should use nvcc -Xnvlink -v.
Notice

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE.

Information furnished is believed to be accurate and reliable. However, NVIDIA Corporation assumes no responsibility for the consequences of use of such information or for any infringement of patents or other rights of third parties that may result from its use. No license is granted by implication of otherwise under any patent rights of NVIDIA Corporation. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all other information previously supplied. NVIDIA Corporation products are not authorized as critical components in life support devices or systems without express written approval of NVIDIA Corporation.

Trademarks

NVIDIA and the NVIDIA logo are trademarks or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

Copyright

© 2007-2012 NVIDIA Corporation. All rights reserved.